|
|
|
/*
|
|
|
|
* linux/arch/ia64/kernel/irq_ia64.c
|
|
|
|
*
|
|
|
|
* Copyright (C) 1998-2001 Hewlett-Packard Co
|
|
|
|
* Stephane Eranian <eranian@hpl.hp.com>
|
|
|
|
* David Mosberger-Tang <davidm@hpl.hp.com>
|
|
|
|
*
|
|
|
|
* 6/10/99: Updated to bring in sync with x86 version to facilitate
|
|
|
|
* support for SMP and different interrupt controllers.
|
|
|
|
*
|
|
|
|
* 09/15/00 Goutham Rao <goutham.rao@intel.com> Implemented pci_irq_to_vector
|
|
|
|
* PCI to vector allocation routine.
|
|
|
|
* 04/14/2004 Ashok Raj <ashok.raj@intel.com>
|
|
|
|
* Added CPU Hotplug handling for IPF.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
|
|
|
|
#include <linux/jiffies.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/ioport.h>
|
|
|
|
#include <linux/kernel_stat.h>
|
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <linux/ptrace.h>
|
|
|
|
#include <linux/random.h> /* for rand_initialize_irq() */
|
|
|
|
#include <linux/signal.h>
|
|
|
|
#include <linux/smp.h>
|
|
|
|
#include <linux/threads.h>
|
|
|
|
#include <linux/bitops.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
|
|
|
|
#include <asm/delay.h>
|
|
|
|
#include <asm/intrinsics.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/hw_irq.h>
|
|
|
|
#include <asm/machvec.h>
|
|
|
|
#include <asm/pgtable.h>
|
|
|
|
#include <asm/system.h>
|
|
|
|
#include <asm/tlbflush.h>
|
|
|
|
|
|
|
|
#ifdef CONFIG_PERFMON
|
|
|
|
# include <asm/perfmon.h>
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define IRQ_DEBUG 0
|
|
|
|
|
|
|
|
#define IRQ_VECTOR_UNASSIGNED (0)
|
|
|
|
|
|
|
|
#define IRQ_UNUSED (0)
|
|
|
|
#define IRQ_USED (1)
|
|
|
|
#define IRQ_RSVD (2)
|
|
|
|
|
|
|
|
/* These can be overridden in platform_irq_init */
|
|
|
|
int ia64_first_device_vector = IA64_DEF_FIRST_DEVICE_VECTOR;
|
|
|
|
int ia64_last_device_vector = IA64_DEF_LAST_DEVICE_VECTOR;
|
|
|
|
|
|
|
|
/* default base addr of IPI table */
|
|
|
|
void __iomem *ipi_base_addr = ((void __iomem *)
|
|
|
|
(__IA64_UNCACHED_OFFSET | IA64_IPI_DEFAULT_BASE_ADDR));
|
|
|
|
|
|
|
|
static cpumask_t vector_allocation_domain(int cpu);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Legacy IRQ to IA-64 vector translation table.
|
|
|
|
*/
|
|
|
|
__u8 isa_irq_to_vector_map[16] = {
|
|
|
|
/* 8259 IRQ translation, first 16 entries */
|
|
|
|
0x2f, 0x20, 0x2e, 0x2d, 0x2c, 0x2b, 0x2a, 0x29,
|
|
|
|
0x28, 0x27, 0x26, 0x25, 0x24, 0x23, 0x22, 0x21
|
|
|
|
};
|
|
|
|
EXPORT_SYMBOL(isa_irq_to_vector_map);
|
|
|
|
|
|
|
|
DEFINE_SPINLOCK(vector_lock);
|
|
|
|
|
|
|
|
struct irq_cfg irq_cfg[NR_IRQS] __read_mostly = {
|
|
|
|
[0 ... NR_IRQS - 1] = {
|
|
|
|
.vector = IRQ_VECTOR_UNASSIGNED,
|
|
|
|
.domain = CPU_MASK_NONE
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
DEFINE_PER_CPU(int[IA64_NUM_VECTORS], vector_irq) = {
|
|
|
|
[0 ... IA64_NUM_VECTORS - 1] = -1
|
|
|
|
};
|
|
|
|
|
|
|
|
static cpumask_t vector_table[IA64_NUM_VECTORS] = {
|
|
|
|
[0 ... IA64_NUM_VECTORS - 1] = CPU_MASK_NONE
|
|
|
|
};
|
|
|
|
|
|
|
|
static int irq_status[NR_IRQS] = {
|
|
|
|
[0 ... NR_IRQS -1] = IRQ_UNUSED
|
|
|
|
};
|
|
|
|
|
|
|
|
int check_irq_used(int irq)
|
|
|
|
{
|
|
|
|
if (irq_status[irq] == IRQ_USED)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int find_unassigned_irq(void)
|
|
|
|
{
|
|
|
|
int irq;
|
|
|
|
|
|
|
|
for (irq = IA64_FIRST_DEVICE_VECTOR; irq < NR_IRQS; irq++)
|
|
|
|
if (irq_status[irq] == IRQ_UNUSED)
|
|
|
|
return irq;
|
|
|
|
return -ENOSPC;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int find_unassigned_vector(cpumask_t domain)
|
|
|
|
{
|
|
|
|
cpumask_t mask;
|
|
|
|
int pos, vector;
|
|
|
|
|
|
|
|
cpus_and(mask, domain, cpu_online_map);
|
|
|
|
if (cpus_empty(mask))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
for (pos = 0; pos < IA64_NUM_DEVICE_VECTORS; pos++) {
|
|
|
|
vector = IA64_FIRST_DEVICE_VECTOR + pos;
|
|
|
|
cpus_and(mask, domain, vector_table[vector]);
|
|
|
|
if (!cpus_empty(mask))
|
|
|
|
continue;
|
|
|
|
return vector;
|
|
|
|
}
|
|
|
|
return -ENOSPC;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __bind_irq_vector(int irq, int vector, cpumask_t domain)
|
|
|
|
{
|
|
|
|
cpumask_t mask;
|
|
|
|
int cpu;
|
|
|
|
struct irq_cfg *cfg = &irq_cfg[irq];
|
|
|
|
|
|
|
|
BUG_ON((unsigned)irq >= NR_IRQS);
|
|
|
|
BUG_ON((unsigned)vector >= IA64_NUM_VECTORS);
|
|
|
|
|
|
|
|
cpus_and(mask, domain, cpu_online_map);
|
|
|
|
if (cpus_empty(mask))
|
|
|
|
return -EINVAL;
|
|
|
|
if ((cfg->vector == vector) && cpus_equal(cfg->domain, domain))
|
|
|
|
return 0;
|
|
|
|
if (cfg->vector != IRQ_VECTOR_UNASSIGNED)
|
|
|
|
return -EBUSY;
|
|
|
|
for_each_cpu_mask(cpu, mask)
|
|
|
|
per_cpu(vector_irq, cpu)[vector] = irq;
|
|
|
|
cfg->vector = vector;
|
|
|
|
cfg->domain = domain;
|
|
|
|
irq_status[irq] = IRQ_USED;
|
|
|
|
cpus_or(vector_table[vector], vector_table[vector], domain);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int bind_irq_vector(int irq, int vector, cpumask_t domain)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&vector_lock, flags);
|
|
|
|
ret = __bind_irq_vector(irq, vector, domain);
|
|
|
|
spin_unlock_irqrestore(&vector_lock, flags);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __clear_irq_vector(int irq)
|
|
|
|
{
|
|
|
|
int vector, cpu;
|
|
|
|
cpumask_t mask;
|
|
|
|
cpumask_t domain;
|
|
|
|
struct irq_cfg *cfg = &irq_cfg[irq];
|
|
|
|
|
|
|
|
BUG_ON((unsigned)irq >= NR_IRQS);
|
|
|
|
BUG_ON(cfg->vector == IRQ_VECTOR_UNASSIGNED);
|
|
|
|
vector = cfg->vector;
|
|
|
|
domain = cfg->domain;
|
|
|
|
cpus_and(mask, cfg->domain, cpu_online_map);
|
|
|
|
for_each_cpu_mask(cpu, mask)
|
|
|
|
per_cpu(vector_irq, cpu)[vector] = -1;
|
|
|
|
cfg->vector = IRQ_VECTOR_UNASSIGNED;
|
|
|
|
cfg->domain = CPU_MASK_NONE;
|
|
|
|
irq_status[irq] = IRQ_UNUSED;
|
|
|
|
cpus_andnot(vector_table[vector], vector_table[vector], domain);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void clear_irq_vector(int irq)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&vector_lock, flags);
|
|
|
|
__clear_irq_vector(irq);
|
|
|
|
spin_unlock_irqrestore(&vector_lock, flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
ia64_native_assign_irq_vector (int irq)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
int vector, cpu;
|
|
|
|
cpumask_t domain = CPU_MASK_NONE;
|
|
|
|
|
|
|
|
vector = -ENOSPC;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&vector_lock, flags);
|
|
|
|
for_each_online_cpu(cpu) {
|
|
|
|
domain = vector_allocation_domain(cpu);
|
|
|
|
vector = find_unassigned_vector(domain);
|
|
|
|
if (vector >= 0)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (vector < 0)
|
|
|
|
goto out;
|
|
|
|
if (irq == AUTO_ASSIGN)
|
|
|
|
irq = vector;
|
|
|
|
BUG_ON(__bind_irq_vector(irq, vector, domain));
|
|
|
|
out:
|
|
|
|
spin_unlock_irqrestore(&vector_lock, flags);
|
|
|
|
return vector;
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
ia64_native_free_irq_vector (int vector)
|
|
|
|
{
|
|
|
|
if (vector < IA64_FIRST_DEVICE_VECTOR ||
|
|
|
|
vector > IA64_LAST_DEVICE_VECTOR)
|
|
|
|
return;
|
|
|
|
clear_irq_vector(vector);
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
reserve_irq_vector (int vector)
|
|
|
|
{
|
|
|
|
if (vector < IA64_FIRST_DEVICE_VECTOR ||
|
|
|
|
vector > IA64_LAST_DEVICE_VECTOR)
|
|
|
|
return -EINVAL;
|
|
|
|
return !!bind_irq_vector(vector, vector, CPU_MASK_ALL);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Initialize vector_irq on a new cpu. This function must be called
|
|
|
|
* with vector_lock held.
|
|
|
|
*/
|
|
|
|
void __setup_vector_irq(int cpu)
|
|
|
|
{
|
|
|
|
int irq, vector;
|
|
|
|
|
|
|
|
/* Clear vector_irq */
|
|
|
|
for (vector = 0; vector < IA64_NUM_VECTORS; ++vector)
|
|
|
|
per_cpu(vector_irq, cpu)[vector] = -1;
|
|
|
|
/* Mark the inuse vectors */
|
|
|
|
for (irq = 0; irq < NR_IRQS; ++irq) {
|
|
|
|
if (!cpu_isset(cpu, irq_cfg[irq].domain))
|
|
|
|
continue;
|
|
|
|
vector = irq_to_vector(irq);
|
|
|
|
per_cpu(vector_irq, cpu)[vector] = irq;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
#if defined(CONFIG_SMP) && (defined(CONFIG_IA64_GENERIC) || defined(CONFIG_IA64_DIG))
|
|
|
|
#define IA64_IRQ_MOVE_VECTOR IA64_DEF_FIRST_DEVICE_VECTOR
|
|
|
|
|
|
|
|
static enum vector_domain_type {
|
|
|
|
VECTOR_DOMAIN_NONE,
|
|
|
|
VECTOR_DOMAIN_PERCPU
|
|
|
|
} vector_domain_type = VECTOR_DOMAIN_NONE;
|
|
|
|
|
|
|
|
static cpumask_t vector_allocation_domain(int cpu)
|
|
|
|
{
|
|
|
|
if (vector_domain_type == VECTOR_DOMAIN_PERCPU)
|
|
|
|
return cpumask_of_cpu(cpu);
|
|
|
|
return CPU_MASK_ALL;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __irq_prepare_move(int irq, int cpu)
|
|
|
|
{
|
|
|
|
struct irq_cfg *cfg = &irq_cfg[irq];
|
|
|
|
int vector;
|
|
|
|
cpumask_t domain;
|
|
|
|
|
|
|
|
if (cfg->move_in_progress || cfg->move_cleanup_count)
|
|
|
|
return -EBUSY;
|
|
|
|
if (cfg->vector == IRQ_VECTOR_UNASSIGNED || !cpu_online(cpu))
|
|
|
|
return -EINVAL;
|
|
|
|
if (cpu_isset(cpu, cfg->domain))
|
|
|
|
return 0;
|
|
|
|
domain = vector_allocation_domain(cpu);
|
|
|
|
vector = find_unassigned_vector(domain);
|
|
|
|
if (vector < 0)
|
|
|
|
return -ENOSPC;
|
|
|
|
cfg->move_in_progress = 1;
|
|
|
|
cfg->old_domain = cfg->domain;
|
|
|
|
cfg->vector = IRQ_VECTOR_UNASSIGNED;
|
|
|
|
cfg->domain = CPU_MASK_NONE;
|
|
|
|
BUG_ON(__bind_irq_vector(irq, vector, domain));
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int irq_prepare_move(int irq, int cpu)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&vector_lock, flags);
|
|
|
|
ret = __irq_prepare_move(irq, cpu);
|
|
|
|
spin_unlock_irqrestore(&vector_lock, flags);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
void irq_complete_move(unsigned irq)
|
|
|
|
{
|
|
|
|
struct irq_cfg *cfg = &irq_cfg[irq];
|
|
|
|
cpumask_t cleanup_mask;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
if (likely(!cfg->move_in_progress))
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (unlikely(cpu_isset(smp_processor_id(), cfg->old_domain)))
|
|
|
|
return;
|
|
|
|
|
|
|
|
cpus_and(cleanup_mask, cfg->old_domain, cpu_online_map);
|
|
|
|
cfg->move_cleanup_count = cpus_weight(cleanup_mask);
|
|
|
|
for_each_cpu_mask(i, cleanup_mask)
|
|
|
|
platform_send_ipi(i, IA64_IRQ_MOVE_VECTOR, IA64_IPI_DM_INT, 0);
|
|
|
|
cfg->move_in_progress = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static irqreturn_t smp_irq_move_cleanup_interrupt(int irq, void *dev_id)
|
|
|
|
{
|
|
|
|
int me = smp_processor_id();
|
|
|
|
ia64_vector vector;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
for (vector = IA64_FIRST_DEVICE_VECTOR;
|
|
|
|
vector < IA64_LAST_DEVICE_VECTOR; vector++) {
|
|
|
|
int irq;
|
|
|
|
struct irq_desc *desc;
|
|
|
|
struct irq_cfg *cfg;
|
|
|
|
irq = __get_cpu_var(vector_irq)[vector];
|
|
|
|
if (irq < 0)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
desc = irq_desc + irq;
|
|
|
|
cfg = irq_cfg + irq;
|
|
|
|
spin_lock(&desc->lock);
|
|
|
|
if (!cfg->move_cleanup_count)
|
|
|
|
goto unlock;
|
|
|
|
|
|
|
|
if (!cpu_isset(me, cfg->old_domain))
|
|
|
|
goto unlock;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&vector_lock, flags);
|
|
|
|
__get_cpu_var(vector_irq)[vector] = -1;
|
|
|
|
cpu_clear(me, vector_table[vector]);
|
|
|
|
spin_unlock_irqrestore(&vector_lock, flags);
|
|
|
|
cfg->move_cleanup_count--;
|
|
|
|
unlock:
|
|
|
|
spin_unlock(&desc->lock);
|
|
|
|
}
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct irqaction irq_move_irqaction = {
|
|
|
|
.handler = smp_irq_move_cleanup_interrupt,
|
|
|
|
.flags = IRQF_DISABLED,
|
|
|
|
.name = "irq_move"
|
|
|
|
};
|
|
|
|
|
|
|
|
static int __init parse_vector_domain(char *arg)
|
|
|
|
{
|
|
|
|
if (!arg)
|
|
|
|
return -EINVAL;
|
|
|
|
if (!strcmp(arg, "percpu")) {
|
|
|
|
vector_domain_type = VECTOR_DOMAIN_PERCPU;
|
|
|
|
no_int_routing = 1;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
early_param("vector", parse_vector_domain);
|
|
|
|
#else
|
|
|
|
static cpumask_t vector_allocation_domain(int cpu)
|
|
|
|
{
|
|
|
|
return CPU_MASK_ALL;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
|
|
void destroy_and_reserve_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
dynamic_irq_cleanup(irq);
|
|
|
|
|
|
|
|
spin_lock_irqsave(&vector_lock, flags);
|
|
|
|
__clear_irq_vector(irq);
|
|
|
|
irq_status[irq] = IRQ_RSVD;
|
|
|
|
spin_unlock_irqrestore(&vector_lock, flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Dynamic irq allocate and deallocation for MSI
|
|
|
|
*/
|
|
|
|
int create_irq(void)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
int irq, vector, cpu;
|
|
|
|
cpumask_t domain = CPU_MASK_NONE;
|
|
|
|
|
|
|
|
irq = vector = -ENOSPC;
|
|
|
|
spin_lock_irqsave(&vector_lock, flags);
|
|
|
|
for_each_online_cpu(cpu) {
|
|
|
|
domain = vector_allocation_domain(cpu);
|
|
|
|
vector = find_unassigned_vector(domain);
|
|
|
|
if (vector >= 0)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (vector < 0)
|
|
|
|
goto out;
|
|
|
|
irq = find_unassigned_irq();
|
|
|
|
if (irq < 0)
|
|
|
|
goto out;
|
|
|
|
BUG_ON(__bind_irq_vector(irq, vector, domain));
|
|
|
|
out:
|
|
|
|
spin_unlock_irqrestore(&vector_lock, flags);
|
|
|
|
if (irq >= 0)
|
|
|
|
dynamic_irq_init(irq);
|
|
|
|
return irq;
|
|
|
|
}
|
|
|
|
|
|
|
|
void destroy_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
dynamic_irq_cleanup(irq);
|
|
|
|
clear_irq_vector(irq);
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
# define IS_RESCHEDULE(vec) (vec == IA64_IPI_RESCHEDULE)
|
|
|
|
# define IS_LOCAL_TLB_FLUSH(vec) (vec == IA64_IPI_LOCAL_TLB_FLUSH)
|
|
|
|
#else
|
|
|
|
# define IS_RESCHEDULE(vec) (0)
|
|
|
|
# define IS_LOCAL_TLB_FLUSH(vec) (0)
|
|
|
|
#endif
|
|
|
|
/*
|
|
|
|
* That's where the IVT branches when we get an external
|
|
|
|
* interrupt. This branches to the correct hardware IRQ handler via
|
|
|
|
* function ptr.
|
|
|
|
*/
|
|
|
|
void
|
|
|
|
ia64_handle_irq (ia64_vector vector, struct pt_regs *regs)
|
|
|
|
{
|
IRQ: Maintain regs pointer globally rather than passing to IRQ handlers
Maintain a per-CPU global "struct pt_regs *" variable which can be used instead
of passing regs around manually through all ~1800 interrupt handlers in the
Linux kernel.
The regs pointer is used in few places, but it potentially costs both stack
space and code to pass it around. On the FRV arch, removing the regs parameter
from all the genirq function results in a 20% speed up of the IRQ exit path
(ie: from leaving timer_interrupt() to leaving do_IRQ()).
Where appropriate, an arch may override the generic storage facility and do
something different with the variable. On FRV, for instance, the address is
maintained in GR28 at all times inside the kernel as part of general exception
handling.
Having looked over the code, it appears that the parameter may be handed down
through up to twenty or so layers of functions. Consider a USB character
device attached to a USB hub, attached to a USB controller that posts its
interrupts through a cascaded auxiliary interrupt controller. A character
device driver may want to pass regs to the sysrq handler through the input
layer which adds another few layers of parameter passing.
I've build this code with allyesconfig for x86_64 and i386. I've runtested the
main part of the code on FRV and i386, though I can't test most of the drivers.
I've also done partial conversion for powerpc and MIPS - these at least compile
with minimal configurations.
This will affect all archs. Mostly the changes should be relatively easy.
Take do_IRQ(), store the regs pointer at the beginning, saving the old one:
struct pt_regs *old_regs = set_irq_regs(regs);
And put the old one back at the end:
set_irq_regs(old_regs);
Don't pass regs through to generic_handle_irq() or __do_IRQ().
In timer_interrupt(), this sort of change will be necessary:
- update_process_times(user_mode(regs));
- profile_tick(CPU_PROFILING, regs);
+ update_process_times(user_mode(get_irq_regs()));
+ profile_tick(CPU_PROFILING);
I'd like to move update_process_times()'s use of get_irq_regs() into itself,
except that i386, alone of the archs, uses something other than user_mode().
Some notes on the interrupt handling in the drivers:
(*) input_dev() is now gone entirely. The regs pointer is no longer stored in
the input_dev struct.
(*) finish_unlinks() in drivers/usb/host/ohci-q.c needs checking. It does
something different depending on whether it's been supplied with a regs
pointer or not.
(*) Various IRQ handler function pointers have been moved to type
irq_handler_t.
Signed-Off-By: David Howells <dhowells@redhat.com>
(cherry picked from 1b16e7ac850969f38b375e511e3fa2f474a33867 commit)
18 years ago
|
|
|
struct pt_regs *old_regs = set_irq_regs(regs);
|
|
|
|
unsigned long saved_tpr;
|
|
|
|
|
|
|
|
#if IRQ_DEBUG
|
|
|
|
{
|
|
|
|
unsigned long bsp, sp;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Note: if the interrupt happened while executing in
|
|
|
|
* the context switch routine (ia64_switch_to), we may
|
|
|
|
* get a spurious stack overflow here. This is
|
|
|
|
* because the register and the memory stack are not
|
|
|
|
* switched atomically.
|
|
|
|
*/
|
|
|
|
bsp = ia64_getreg(_IA64_REG_AR_BSP);
|
|
|
|
sp = ia64_getreg(_IA64_REG_SP);
|
|
|
|
|
|
|
|
if ((sp - bsp) < 1024) {
|
|
|
|
static unsigned char count;
|
|
|
|
static long last_time;
|
|
|
|
|
|
|
|
if (time_after(jiffies, last_time + 5 * HZ))
|
|
|
|
count = 0;
|
|
|
|
if (++count < 5) {
|
|
|
|
last_time = jiffies;
|
|
|
|
printk("ia64_handle_irq: DANGER: less than "
|
|
|
|
"1KB of free stack space!!\n"
|
|
|
|
"(bsp=0x%lx, sp=%lx)\n", bsp, sp);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif /* IRQ_DEBUG */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Always set TPR to limit maximum interrupt nesting depth to
|
|
|
|
* 16 (without this, it would be ~240, which could easily lead
|
|
|
|
* to kernel stack overflows).
|
|
|
|
*/
|
|
|
|
irq_enter();
|
|
|
|
saved_tpr = ia64_getreg(_IA64_REG_CR_TPR);
|
|
|
|
ia64_srlz_d();
|
|
|
|
while (vector != IA64_SPURIOUS_INT_VECTOR) {
|
|
|
|
if (unlikely(IS_LOCAL_TLB_FLUSH(vector))) {
|
|
|
|
smp_local_flush_tlb();
|
|
|
|
kstat_this_cpu.irqs[vector]++;
|
|
|
|
} else if (unlikely(IS_RESCHEDULE(vector)))
|
|
|
|
kstat_this_cpu.irqs[vector]++;
|
|
|
|
else {
|
|
|
|
int irq = local_vector_to_irq(vector);
|
|
|
|
|
|
|
|
ia64_setreg(_IA64_REG_CR_TPR, vector);
|
|
|
|
ia64_srlz_d();
|
|
|
|
|
|
|
|
if (unlikely(irq < 0)) {
|
|
|
|
printk(KERN_ERR "%s: Unexpected interrupt "
|
|
|
|
"vector %d on CPU %d is not mapped "
|
|
|
|
"to any IRQ!\n", __func__, vector,
|
|
|
|
smp_processor_id());
|
|
|
|
} else
|
|
|
|
generic_handle_irq(irq);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Disable interrupts and send EOI:
|
|
|
|
*/
|
|
|
|
local_irq_disable();
|
|
|
|
ia64_setreg(_IA64_REG_CR_TPR, saved_tpr);
|
|
|
|
}
|
|
|
|
ia64_eoi();
|
|
|
|
vector = ia64_get_ivr();
|
|
|
|
}
|
|
|
|
/*
|
|
|
|
* This must be done *after* the ia64_eoi(). For example, the keyboard softirq
|
|
|
|
* handler needs to be able to wait for further keyboard interrupts, which can't
|
|
|
|
* come through until ia64_eoi() has been done.
|
|
|
|
*/
|
|
|
|
irq_exit();
|
IRQ: Maintain regs pointer globally rather than passing to IRQ handlers
Maintain a per-CPU global "struct pt_regs *" variable which can be used instead
of passing regs around manually through all ~1800 interrupt handlers in the
Linux kernel.
The regs pointer is used in few places, but it potentially costs both stack
space and code to pass it around. On the FRV arch, removing the regs parameter
from all the genirq function results in a 20% speed up of the IRQ exit path
(ie: from leaving timer_interrupt() to leaving do_IRQ()).
Where appropriate, an arch may override the generic storage facility and do
something different with the variable. On FRV, for instance, the address is
maintained in GR28 at all times inside the kernel as part of general exception
handling.
Having looked over the code, it appears that the parameter may be handed down
through up to twenty or so layers of functions. Consider a USB character
device attached to a USB hub, attached to a USB controller that posts its
interrupts through a cascaded auxiliary interrupt controller. A character
device driver may want to pass regs to the sysrq handler through the input
layer which adds another few layers of parameter passing.
I've build this code with allyesconfig for x86_64 and i386. I've runtested the
main part of the code on FRV and i386, though I can't test most of the drivers.
I've also done partial conversion for powerpc and MIPS - these at least compile
with minimal configurations.
This will affect all archs. Mostly the changes should be relatively easy.
Take do_IRQ(), store the regs pointer at the beginning, saving the old one:
struct pt_regs *old_regs = set_irq_regs(regs);
And put the old one back at the end:
set_irq_regs(old_regs);
Don't pass regs through to generic_handle_irq() or __do_IRQ().
In timer_interrupt(), this sort of change will be necessary:
- update_process_times(user_mode(regs));
- profile_tick(CPU_PROFILING, regs);
+ update_process_times(user_mode(get_irq_regs()));
+ profile_tick(CPU_PROFILING);
I'd like to move update_process_times()'s use of get_irq_regs() into itself,
except that i386, alone of the archs, uses something other than user_mode().
Some notes on the interrupt handling in the drivers:
(*) input_dev() is now gone entirely. The regs pointer is no longer stored in
the input_dev struct.
(*) finish_unlinks() in drivers/usb/host/ohci-q.c needs checking. It does
something different depending on whether it's been supplied with a regs
pointer or not.
(*) Various IRQ handler function pointers have been moved to type
irq_handler_t.
Signed-Off-By: David Howells <dhowells@redhat.com>
(cherry picked from 1b16e7ac850969f38b375e511e3fa2f474a33867 commit)
18 years ago
|
|
|
set_irq_regs(old_regs);
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_HOTPLUG_CPU
|
|
|
|
/*
|
|
|
|
* This function emulates a interrupt processing when a cpu is about to be
|
|
|
|
* brought down.
|
|
|
|
*/
|
|
|
|
void ia64_process_pending_intr(void)
|
|
|
|
{
|
|
|
|
ia64_vector vector;
|
|
|
|
unsigned long saved_tpr;
|
|
|
|
extern unsigned int vectors_in_migration[NR_IRQS];
|
|
|
|
|
|
|
|
vector = ia64_get_ivr();
|
|
|
|
|
|
|
|
irq_enter();
|
|
|
|
saved_tpr = ia64_getreg(_IA64_REG_CR_TPR);
|
|
|
|
ia64_srlz_d();
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Perform normal interrupt style processing
|
|
|
|
*/
|
|
|
|
while (vector != IA64_SPURIOUS_INT_VECTOR) {
|
|
|
|
if (unlikely(IS_LOCAL_TLB_FLUSH(vector))) {
|
|
|
|
smp_local_flush_tlb();
|
|
|
|
kstat_this_cpu.irqs[vector]++;
|
|
|
|
} else if (unlikely(IS_RESCHEDULE(vector)))
|
|
|
|
kstat_this_cpu.irqs[vector]++;
|
|
|
|
else {
|
|
|
|
struct pt_regs *old_regs = set_irq_regs(NULL);
|
|
|
|
int irq = local_vector_to_irq(vector);
|
|
|
|
|
|
|
|
ia64_setreg(_IA64_REG_CR_TPR, vector);
|
|
|
|
ia64_srlz_d();
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Now try calling normal ia64_handle_irq as it would have got called
|
|
|
|
* from a real intr handler. Try passing null for pt_regs, hopefully
|
|
|
|
* it will work. I hope it works!.
|
|
|
|
* Probably could shared code.
|
|
|
|
*/
|
|
|
|
if (unlikely(irq < 0)) {
|
|
|
|
printk(KERN_ERR "%s: Unexpected interrupt "
|
|
|
|
"vector %d on CPU %d not being mapped "
|
|
|
|
"to any IRQ!!\n", __func__, vector,
|
|
|
|
smp_processor_id());
|
|
|
|
} else {
|
|
|
|
vectors_in_migration[irq]=0;
|
|
|
|
generic_handle_irq(irq);
|
|
|
|
}
|
|
|
|
set_irq_regs(old_regs);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Disable interrupts and send EOI
|
|
|
|
*/
|
|
|
|
local_irq_disable();
|
|
|
|
ia64_setreg(_IA64_REG_CR_TPR, saved_tpr);
|
|
|
|
}
|
|
|
|
ia64_eoi();
|
|
|
|
vector = ia64_get_ivr();
|
|
|
|
}
|
|
|
|
irq_exit();
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
|
|
|
|
static irqreturn_t dummy_handler (int irq, void *dev_id)
|
|
|
|
{
|
|
|
|
BUG();
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct irqaction ipi_irqaction = {
|
|
|
|
.handler = handle_IPI,
|
|
|
|
.flags = IRQF_DISABLED,
|
|
|
|
.name = "IPI"
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct irqaction resched_irqaction = {
|
|
|
|
.handler = dummy_handler,
|
|
|
|
.flags = IRQF_DISABLED,
|
|
|
|
.name = "resched"
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct irqaction tlb_irqaction = {
|
|
|
|
.handler = dummy_handler,
|
|
|
|
.flags = IRQF_DISABLED,
|
|
|
|
.name = "tlb_flush"
|
|
|
|
};
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
void
|
|
|
|
ia64_native_register_percpu_irq (ia64_vector vec, struct irqaction *action)
|
|
|
|
{
|
|
|
|
irq_desc_t *desc;
|
|
|
|
unsigned int irq;
|
|
|
|
|
|
|
|
irq = vec;
|
|
|
|
BUG_ON(bind_irq_vector(irq, vec, CPU_MASK_ALL));
|
|
|
|
desc = irq_desc + irq;
|
|
|
|
desc->status |= IRQ_PER_CPU;
|
|
|
|
desc->chip = &irq_type_ia64_lsapic;
|
|
|
|
if (action)
|
|
|
|
setup_irq(irq, action);
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init
|
|
|
|
ia64_native_register_ipi(void)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
register_percpu_irq(IA64_IPI_VECTOR, &ipi_irqaction);
|
|
|
|
register_percpu_irq(IA64_IPI_RESCHEDULE, &resched_irqaction);
|
|
|
|
register_percpu_irq(IA64_IPI_LOCAL_TLB_FLUSH, &tlb_irqaction);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init
|
|
|
|
init_IRQ (void)
|
|
|
|
{
|
|
|
|
ia64_register_ipi();
|
|
|
|
register_percpu_irq(IA64_SPURIOUS_INT_VECTOR, NULL);
|
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
#if defined(CONFIG_IA64_GENERIC) || defined(CONFIG_IA64_DIG)
|
|
|
|
if (vector_domain_type != VECTOR_DOMAIN_NONE) {
|
|
|
|
BUG_ON(IA64_FIRST_DEVICE_VECTOR != IA64_IRQ_MOVE_VECTOR);
|
|
|
|
IA64_FIRST_DEVICE_VECTOR++;
|
|
|
|
register_percpu_irq(IA64_IRQ_MOVE_VECTOR, &irq_move_irqaction);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_PERFMON
|
|
|
|
pfm_init_percpu();
|
|
|
|
#endif
|
|
|
|
platform_irq_init();
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
ia64_send_ipi (int cpu, int vector, int delivery_mode, int redirect)
|
|
|
|
{
|
|
|
|
void __iomem *ipi_addr;
|
|
|
|
unsigned long ipi_data;
|
|
|
|
unsigned long phys_cpu_id;
|
|
|
|
|
|
|
|
phys_cpu_id = cpu_physical_id(cpu);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* cpu number is in 8bit ID and 8bit EID
|
|
|
|
*/
|
|
|
|
|
|
|
|
ipi_data = (delivery_mode << 8) | (vector & 0xff);
|
|
|
|
ipi_addr = ipi_base_addr + ((phys_cpu_id << 4) | ((redirect & 1) << 3));
|
|
|
|
|
|
|
|
writeq(ipi_data, ipi_addr);
|
|
|
|
}
|